Variability-insensitive scheme for NAND flash memory interfaces

C. I. Son, S. Yoon, Sung Woo Jung, C. I. Park, E. Y. Chung

Research output: Contribution to journalArticle

Abstract

A novel NAND flash memory interface (NFMI) scheme to cope with uncertainty due to process, voltage and temperature (PVT) variations is proposed. The new NFMI scheme introduces a signal called data valid strobe to replace the signal read enable bar, which is a read strobe in the standard NFMI protocol. Experimental results show that the proposed scheme is insensitive to PVT variations, unlike the existing NFMI scheme, and hence substantially increases system performance as well as reliability.

Original languageEnglish
Pages (from-to)1335-1337
Number of pages3
JournalElectronics Letters
Volume42
Issue number23
DOIs
Publication statusPublished - 2006 Nov 16

Fingerprint

Flash memory
Electric potential
Temperature

ASJC Scopus subject areas

  • Electrical and Electronic Engineering

Cite this

Variability-insensitive scheme for NAND flash memory interfaces. / Son, C. I.; Yoon, S.; Jung, Sung Woo; Park, C. I.; Chung, E. Y.

In: Electronics Letters, Vol. 42, No. 23, 16.11.2006, p. 1335-1337.

Research output: Contribution to journalArticle

Son, C. I. ; Yoon, S. ; Jung, Sung Woo ; Park, C. I. ; Chung, E. Y. / Variability-insensitive scheme for NAND flash memory interfaces. In: Electronics Letters. 2006 ; Vol. 42, No. 23. pp. 1335-1337.
@article{49d01d6ca0e24a538fc0cf2c80ede631,
title = "Variability-insensitive scheme for NAND flash memory interfaces",
abstract = "A novel NAND flash memory interface (NFMI) scheme to cope with uncertainty due to process, voltage and temperature (PVT) variations is proposed. The new NFMI scheme introduces a signal called data valid strobe to replace the signal read enable bar, which is a read strobe in the standard NFMI protocol. Experimental results show that the proposed scheme is insensitive to PVT variations, unlike the existing NFMI scheme, and hence substantially increases system performance as well as reliability.",
author = "Son, {C. I.} and S. Yoon and Jung, {Sung Woo} and Park, {C. I.} and Chung, {E. Y.}",
year = "2006",
month = "11",
day = "16",
doi = "10.1049/el:20062239",
language = "English",
volume = "42",
pages = "1335--1337",
journal = "Electronics Letters",
issn = "0013-5194",
publisher = "Institution of Engineering and Technology",
number = "23",

}

TY - JOUR

T1 - Variability-insensitive scheme for NAND flash memory interfaces

AU - Son, C. I.

AU - Yoon, S.

AU - Jung, Sung Woo

AU - Park, C. I.

AU - Chung, E. Y.

PY - 2006/11/16

Y1 - 2006/11/16

N2 - A novel NAND flash memory interface (NFMI) scheme to cope with uncertainty due to process, voltage and temperature (PVT) variations is proposed. The new NFMI scheme introduces a signal called data valid strobe to replace the signal read enable bar, which is a read strobe in the standard NFMI protocol. Experimental results show that the proposed scheme is insensitive to PVT variations, unlike the existing NFMI scheme, and hence substantially increases system performance as well as reliability.

AB - A novel NAND flash memory interface (NFMI) scheme to cope with uncertainty due to process, voltage and temperature (PVT) variations is proposed. The new NFMI scheme introduces a signal called data valid strobe to replace the signal read enable bar, which is a read strobe in the standard NFMI protocol. Experimental results show that the proposed scheme is insensitive to PVT variations, unlike the existing NFMI scheme, and hence substantially increases system performance as well as reliability.

UR - http://www.scopus.com/inward/record.url?scp=33750925526&partnerID=8YFLogxK

UR - http://www.scopus.com/inward/citedby.url?scp=33750925526&partnerID=8YFLogxK

U2 - 10.1049/el:20062239

DO - 10.1049/el:20062239

M3 - Article

AN - SCOPUS:33750925526

VL - 42

SP - 1335

EP - 1337

JO - Electronics Letters

JF - Electronics Letters

SN - 0013-5194

IS - 23

ER -